# Complementary Silicon Plastic Power Transistors # **DPAK-3 for Surface Mount Applications** # MJD243 (NPN), MJD253 (PNP) Designed for low voltage, low-power, high-gain audio amplifier applications. # **Features** - High DC Current Gain - Lead Formed for Surface Mount Applications in Plastic Sleeves (No Suffix) - Straight Lead Version in Plastic Sleeves ("-1" Suffix) - Low Collector-Emitter Saturation Voltage - High Current-Gain Bandwidth Product - Annular Construction for Low Leakage - Epoxy Meets UL 94 V-0 @ 0.125 in - NJV Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC–Q101 Qualified and PPAP Capable - These Devices are Pb–Free, Halogen Free/BFR Free and are RoHS Compliant ### **MAXIMUM RATINGS** | Rating | Symbol | Value | Unit | |-----------------------------------------------------------------------------|-----------------------------------|--------------|-----------| | Collector-Base Voltage | V <sub>CB</sub> | 100 | Vdc | | Collector-Emitter Voltage | V <sub>CEO</sub> | 100 | Vdc | | Emitter-Base Voltage | V <sub>EB</sub> | 7.0 | Vdc | | Collector Current - Continuous | I <sub>C</sub> | 4.0 | Adc | | Collector Current - Peak | I <sub>CM</sub> | 8.0 | Adc | | Base Current | I <sub>B</sub> | 1.0 | Adc | | Total Device Dissipation @ T <sub>C</sub> = 25°C Derate above 25°C | P <sub>D</sub> | 12.5<br>0.1 | W<br>W/°C | | Total Device Dissipation @ T <sub>A</sub> = 25°C (Note 2) Derate above 25°C | P <sub>D</sub> | 1.4<br>0.011 | W<br>W/°C | | Operating and Storage Junction<br>Temperature Range | T <sub>J</sub> , T <sub>stg</sub> | -65 to +150 | °C | | ESD - Human Body Model | HBM | 3B | V | | ESD - Machine Model | MM | С | V | Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected. 1 1. When surface mounted on minimum pad sizes recommended. # 4.0 A, 100 V, 12.5 W POWER TRANSISTOR #### COMPLEMENTARY #### **MARKING DIAGRAM** A = Assembly Location Y = Year WW = Work Week x = 4 or 5 G = Pb-Free Package #### **ORDERING INFORMATION** See detailed ordering and shipping information in the package dimensions section on page 6 of this data sheet. NOTE: Some of the device on this data sheet have been **DISCONTINUED**. Please refer to the table on page 6. # THERMAL CHARACTERISTICS | Characteristic | Symbol | Value | Unit | |------------------------------------------------------------------|--------------------------------------------------------|------------|------| | Thermal Resistance Junction-to-Case Junction-to-Ambient (Note 2) | $egin{array}{l} R_{ hetaJC} \ R_{ hetaJA} \end{array}$ | 10<br>89.3 | °C/W | <sup>2.</sup> When surface mounted on minimum pad sizes recommended. # **ELECTRICAL CHARACTERISTICS** (T<sub>C</sub> = 25°C unless otherwise noted) | Characteristic | Symbol | Min | Max | Unit | |-------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|----------|------------|--------------| | OFF CHARACTERISTICS | , , | | 1 | 1 | | Collector-Emitter Sustaining Voltage (Note 3) (I <sub>C</sub> = 10 mAdc, I <sub>B</sub> = 0) | V <sub>CEO(sus)</sub> | 100 | - | Vdc | | Collector Cutoff Current $(V_{CB} = 100 \text{ Vdc}, I_E = 0)$ $(V_{CB} = 100 \text{ Vdc}, I_E = 0, T_J = 125^{\circ}\text{C})$ | I <sub>CBO</sub> | -<br>- | 100<br>100 | nAdc<br>μAdc | | Emitter Cutoff Current (V <sub>BE</sub> = 7.0 Vdc, I <sub>C</sub> = 0) | I <sub>EBO</sub> | - | 100 | nAdc | | DC Current Gain (Note 3)<br>( $I_C$ = 200 mAdc, $V_{CE}$ = 1.0 Vdc)<br>( $I_C$ = 1.0 Adc, $V_{CE}$ = 1.0 Vdc) | h <sub>FE</sub> | 40<br>15 | 180<br>- | - | | Collector–Emitter Saturation Voltage (Note 3) ( $I_C = 500 \text{ mAdc}$ , $I_B = 50 \text{ mAdc}$ ) ( $I_C = 1.0 \text{ Adc}$ , $I_B = 100 \text{ mAdc}$ ) | V <sub>CE(sat)</sub> | -<br>- | 0.3<br>0.6 | Vdc | | Base–Emitter Saturation Voltage (Note 3) $(I_C = 2.0 \text{ Adc}, I_B = 200 \text{ mAdc})$ | V <sub>BE(sat)</sub> | - | 1.8 | Vdc | | Base-Emitter On Voltage (Note 3)<br>(I <sub>C</sub> = 500 mAdc, V <sub>CE</sub> = 1.0 Vdc) | V <sub>BE(on)</sub> | - | 1.5 | Vdc | | DYNAMIC CHARACTERISTICS | | | | | | Current-Gain - Bandwidth Product (Note 4)<br>(I <sub>C</sub> = 100 mAdc, V <sub>CE</sub> = 10 Vdc, f <sub>test</sub> = 10 MHz) | f⊤ | 40 | _ | MHz | | Output Capacitance<br>(V <sub>CB</sub> = 10 Vdc, I <sub>E</sub> = 0, f = 0.1 MHz) | C <sub>ob</sub> | - | 50 | pF | Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions. 3. Pulse Test: Pulse Width = 300 $\mu$ s, Duty Cycle $\approx$ 2%. 4. $f_T = |h_{FE}| \cdot f_{test}$ . Figure 1. Power Derating There are two limitations on the power handling ability of a transistor: average junction temperature and second breakdown. Safe operating area curves indicate $I_C - V_{CE}$ limits of the transistor that must be observed for reliable operation; i.e., the transistor must not be subjected to greater dissipation than the curves indicate. Figure 2. Active Region Maximum Safe Operating Area The data of Figure 2 is based on $T_{J(pk)} = 150^{\circ}C$ ; $T_C$ is variable depending on conditions. Second breakdown pulse limits are valid for duty cycles to 10% provided $T_{J(pk)} \le 150^{\circ}C$ . $T_{J(pk)}$ may be calculated from the data in Figure 3. At high case temperatures, thermal limitations will reduce the power that can be handled to values less than the limitations imposed by second breakdown. Figure 3. Thermal Response Figure 4. DC Current Gain Figure 5. "On" Voltages **Figure 6. Temperature Coefficients** $R_B$ and $R_C$ VARIED TO OBTAIN DESIRED CURRENT LEVELS $D_1$ MUST BE FAST RECOVERY TYPE, e.g.: 1N5825 USED ABOVE $I_B\approx 100$ mA MSD6100 USED BELOW $I_B\approx 100$ mA FOR PNP TEST CIRCUIT, REVERSE ALL POLARITIES Figure 8. Turn-On Time Figure 7. Switching Time Test Circuit Figure 9. Turn-Off Time Figure 10. Capacitance Figure 11. Capacitance # **ORDERING INFORMATION** | Device | Package Type | Package | Shipping <sup>†</sup> | |---------------|---------------------|---------|-----------------------| | MJD243G | DPAK-3<br>(Pb-Free) | 369C | 75 Units / Rail | | MJD243T4G | DPAK-3<br>(Pb-Free) | 369C | 2,500 / Tape & Reel | | NJVMJD243T4G* | DPAK-3<br>(Pb-Free) | 369C | 2,500 / Tape & Reel | | MJD253T4G | DPAK-3<br>(Pb-Free) | 369C | 2,500 / Tape & Reel | | NJVMJD253T4G* | DPAK-3<br>(Pb-Free) | 369C | 2,500 / Tape & Reel | # **DISCONTINUED** (Note 5) | Device | Package Type | Package | Shipping <sup>†</sup> | |-----------|-------------------|---------|-----------------------| | MJD253-1G | IPAK<br>(Pb-Free) | 369D | 75 Units / Rail | <sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D. <sup>5.</sup> **DISCONTINUED:** This device is not recommended for new design. Please contact your **onsemi** representative for information. The most current information on this device may be available on <a href="https://www.onsemi.com">www.onsemi.com</a>. <sup>\*</sup>NJV Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC-Q101 Qualified and PPAP Capable # **DPAK INSERTION MOUNT** **CASE 369** ISSUE O **DATE 02 JAN 2000** - NOTES: 1. DIMENSIONING AND TOLERANCING PER ANSI - Y14.5M, 1982. 2. CONTROLLING DIMENSION: INCH. | | INCHES | | MILLIN | IETERS | |-----|--------|-------|----------|--------| | DIM | MIN | MAX | MIN | MAX | | Α | 0.235 | 0.250 | 5.97 | 6.35 | | В | 0.250 | 0.265 | 6.35 | 6.73 | | С | 0.086 | 0.094 | 2.19 | 2.38 | | D | 0.027 | 0.035 | 0.69 | 0.88 | | Е | 0.033 | 0.040 | 0.84 | 1.01 | | F | 0.037 | 0.047 | 0.94 | 1.19 | | G | 0.090 | BSC | 2.29 BSC | | | Н | 0.034 | 0.040 | 0.87 | 1.01 | | J | 0.018 | 0.023 | 0.46 | 0.58 | | K | 0.350 | 0.380 | 8.89 | 9.65 | | R | 0.175 | 0.215 | 4.45 | 5.46 | | S | 0.050 | 0.090 | 1.27 | 2.28 | | ٧ | 0.030 | 0.050 | 0.77 | 1.27 | | STYLE 1: | | STYLE 2: | | STYLE 3: | | STYLE 4: | | STYLE 5: | | STYLE 6: | | |----------|-----------|----------|--------|----------|---------|----------|---------|----------|---------|----------|------| | PIN 1. | BASE | PIN 1. | GATE | PIN 1. | ANODE | PIN 1. | CATHODE | PIN 1. | GATE | PIN 1. | MT1 | | 2. | COLLECTOR | 2. | DRAIN | 2. | CATHODE | 2. | ANODE | 2. | ANODE | 2. | MT2 | | 3. | EMITTER | 3. | SOURCE | 3. | ANODE | 3. | GATE | 3. | CATHODE | 3. | GATE | | 4. | COLLECTOR | 4. | DRAIN | 4. | CATHODE | 4. | ANODE | 4. | ANODE | 4. | MT2 | | DOCUMENT NUMBER: | 98ASB42319B | Electronic versions are uncontrolled except when accessed directly from the Document Reposit<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. | | | |------------------|----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--| | DESCRIPTION: | DPAK INSERTION MOUNT | | PAGE 1 OF 1 | | onsemi and ONSEMI are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others. # **DPAK (SINGLE GAUGE)** CASE 369C ISSUE G **DATE 31 MAY 2023** - DIMENSIONING AND TOLERANCING ASME Y14.5M, 1994. CONTROLLING DIMENSION: INCHES - THERMAL PAD CONTOUR OPTIONAL WITHIN DIMENSIONS 63, - L3. AND Z. L3, AND Z. DIMENSIONS D AND E DO NOT INCLUDE MOLD FLASH, PROTRUSIONS, OR BURRS. MOLD FLASH, PROTRUSIONS, OR GATE BURRS SHALL NOT EXCEED 0.006 INCHES PER SIDE. DIMENSIONS D AND E ARE DETERMINED AT THE OUTERMOST EXTREMES OF THE PLASTIC BODY. DATUMS A AND B ARE DETERMINED AT DATUM PLANE H. DETININAL MOLD ESCALUES. - OPTIONAL MOLD FEATURE. | DIM | INCHES | | MILLIM | ETERS | |-------|-----------|-------|----------|-------| | ויונע | MIN. | MAX. | MIN. | MAX. | | Α | 0.086 | 0.094 | 2.18 | 2.38 | | A1 | 0.000 | 0.005 | 0.00 | 0.13 | | b | 0.025 | 0.035 | 0.63 | 0.89 | | b2 | 0.028 | 0.045 | 0.72 | 1.14 | | b3 | 0.180 | 0.215 | 4.57 | 5.46 | | C | 0.018 | 0.024 | 0.46 | 0.61 | | c2 | 0.018 | 0.024 | 0.46 | 0.61 | | D | 0.235 | 0.245 | 5.97 | 6.22 | | E | 0.250 | 0.265 | 6.35 | 6.73 | | е | 0.090 | BSC | 5.29 B2C | | | Н | 0.370 | 0.410 | 9.40 | 10.41 | | L | 0.055 | 0.070 | 1.40 | 1.78 | | L1 | 0.114 | REF | 2.90 | REF | | L2 | 0.020 BSC | | 0.51 | BSC | | L3 | 0.035 | 0.050 | 0.89 | 1.27 | | L4 | | 0.040 | | 1.01 | | Z | 0.155 | | 3.93 | | BOTTOM VIEW BOTTOM VIEW ALTERNATE CONSTRUCTIONS 5.80 [0.228] 6.20 [0.244] 2.58 3.00 [0.102] [0.118] 1.60 [0.063] 6.17 [0.243] CW ROTATED 90° # **GENERIC MARKING DIAGRAM\*** | XXXXXX | = Device Code | |--------|---------------------| | Α | = Assembly Location | | L | = Wafer Lot | | Υ | = Year | | WW | = Work Week | | G | = Pb-Free Package | RECOMMENDED MOUNTING FOOTPRINT\* \*FOR ADDITIONAL INFORMATION ON OUR PB-FREE STRATEGY AND SOLDERING DETAILS, PLEASE DUWNLOAD THE ON SEMICONDUCTOR SOLDERING AND MOUNTING TECHNIQUES REFERENCE MANUAL, SOLDERRM/D. | STYLE 1: | STYLE 2: | STYLE 3: | STYLE 4: | STYLE 5: | |--------------|-------------|--------------|----------------|-------------| | PIN 1. BASE | PIN 1. GATE | PIN 1. ANODE | PIN 1. CATHODE | PIN 1. GATE | | 2. COLLECTOR | 2. DRAIN | 2. CATHODE | 2. ANODE | 2. ANODE | | 3. EMITTER | 3. SOURCE | 3. ANODE | 3. GATE | 3. CATHODE | | 4. COLLECTOR | 4. DRAIN | 4. CATHODE | 4. ANODE | 4. ANODE | STYLE 7: PIN 1. GATE 2. COLLECTOR STYLE 6: STYLE 8: STYLE 9: STYLE 10: PIN 1. CATHODE 2. ANODE 3. CATHODE PIN 1. MT1 2. MT2 PIN 1. N/C 2. CATHODE 3. ANODE PIN 1. ANODE 2. CATHODE 3 FMITTER 3 RESISTOR ADJUST 3 GATE 4. COLLECTOR 4. CATHODE 4. ANODE 4. CATHODE \*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot "■", may or may not be present. Some products may not follow the Generic Marking. | DOCUMENT NUMBER: | 98AON10527D | Electronic versions are uncontrolled except when accessed directly from the Document Repositor Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. | | | |------------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--| | DESCRIPTION: | DPAK (SINGLE GAUGE) | | PAGE 1 OF 1 | | onsemi and ONSEMI are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others. onsemi, ONSEMI., and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using **onsemi** products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by **onsemi**. "Typical" parameters which may be provided in **onsemi** data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. **onsemi** does not convey any license under any of its intellectual property rights nor the rights of others. **onsemi** products are not designed, intended, or authorized for use as a critical component in life support systems. or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use **onsemi** products for any such unintended or unauthorized application, Buyer shall indemnify and hold **onsemi** and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that **onsemi** was negligent regarding the design or manufacture of the part. **onsemi** is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner. #### ADDITIONAL INFORMATION TECHNICAL PUBLICATIONS: $\textbf{Technical Library:} \ \underline{www.onsemi.com/design/resources/technical-documentation}$ onsemi Website: www.onsemi.com ONLINE SUPPORT: www.onsemi.com/support For additional information, please contact your local Sales Representative at www.onsemi.com/support/sales